Interrupts, No interrupt requested 1: interrupt requested, Interrupt undetected 1: interrupt detected – Lucent Technologies MN10285K User Manual

Page 70: Disable 1: enable, Osdcir: osd (text) interrupt request flag, Osdcid: osd (text) interrupt detect flag, Osdcie: osd (text) interrupt enable flag

Advertising
background image

Interrupts

Interrupt Control Registers

MN102H75K/F75K/85K/F85K LSI User Manual

Panasonic Semiconductor Development Company

69

Panasonic

OSDCICL: OSD (Text) Interrupt Control Register (Low)

x’00FC92’

OSDCICL detects and requests OSD (text) interrupts. It is an 8-bit access
register. Use the MOVB instruction to access it.

OSDCIR: OSD (text) interrupt request flag

0: No interrupt requested

1: Interrupt requested

OSDCID: OSD (text) interrupt detect flag

0: Interrupt undetected

1: Interrupt detected

OSDCICH: OSD (Text) Interrupt Control Register (High)

x’00FC93’

OSDCICH enables timer OSD (text) interrupts. It is an 8-bit access register.
Use the MOVB instruction to access it.

The priority level for OSD (text) interrupts is written to the OSDGLV[2:0]
field of the OSDGICH register.

OSDCIE: OSD (text) interrupt enable flag

0: Disable

1: Enable

SCT1ICL: Serial 1 Transmission End Interrupt Control Register (Low) x’00FC98’

SCT1ICL detects and requests serial 1 transmission end interrupts. It is an
8-bit access register. Use the MOVB instruction to access it.

SCT1IR: Serial 1 transmission end interrupt request flag

0: No interrupt requested

1: Interrupt requested

SCT1ID: Serial 1 transmission end interrupt detect flag

0: Interrupt undetected
1: Interrupt detected

Bit:

7

6

5

4

3

2

1

0

OSDC

IR

OSDC

ID

Reset:

0

0

0

0

0

0

0

0

R/W:

R

R

R

R/W

R

R

R

R

Bit:

7

6

5

4

3

2

1

0

OSDC

IE

Reset:

0

0

0

0

0

0

0

0

R/W:

R

R

R

R

R

R

R

R/W

Bit:

7

6

5

4

3

2

1

0

SCT1

IR

SCT1

ID

Reset:

0

0

0

0

0

0

0

0

R/W:

R

R

R

R/W

R

R

R

R

Advertising
This manual is related to the following products: